Please use this identifier to cite or link to this item: http://theses.iitj.ac.in:8080/jspui/handle/123456789/37
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorMohan, Akhilesh-
dc.contributor.advisorDixit, Vivek-
dc.date.accessioned2016-09-05T13:07:39Z-
dc.date.available2016-09-05T13:07:39Z-
dc.date.issued2013-05-
dc.identifier.citationSahu, Satyanarayan. (2013). Design and Analysis of Low Power Ultra Windeband Low Noise Amplifier (Master's thesis). Indian Institute of Technology Jodhpur, Jodhpur.en_US
dc.identifier.urihttp://theses.iitj.ac.in:8080/jspui/handle/123456789/37-
dc.description.abstractThe objective of this thesis is to design a low power Low Noise Amplifier (LNA) for Ultra Wideband (3.1 - 10.6 GHz) applications using standard 130 nm Complementary Metal Oxide Semiconductor (CMOS) technology. In order to reduce power consumption, LNA is operated in sub-threshold region. Parasitic capacitances of the MOSFET are utilized in design for achieving wideband input impedance matching. Forward Body Bias technique is used to reduce the threshold voltage of the MOSFET. This helps to reduce the requirement of high supply voltage. Inductive peaking is used to achieve good gain at high frequencies. To reduce power consumption, Current Reuse technique is used. The low noise design strategy is mainly based on the analysis of high frequency CMOS operation. The LNA exhibits power gain (S21) of 14 dB, an Input Reflection Coefficient (S11) of less than -6 dB, a noise figure of 1.8 dB while having a power consumption of 7.2 mW for a voltage supply of 1.2 V. This LNA design achieves output reflection coefficient (S22) value lower than -6 dB. The UWB LNA is simulated in Advanced Design System (ADS 2011.05). The PDK used in the simulation is from United Microelectronics Corporation (UMC). The technology used for designing this LNA is 130 nm CMOS technology.en_US
dc.description.statementofresponsibilityBy Satyanarayan Sahuen_US
dc.format.extentvii, 41p.en_US
dc.language.isoenen_US
dc.publisherIndian Institute of Technology Jodhpuren_US
dc.rightsIIT Jodhpuren_US
dc.subject.ddcNoise Amplifieren_US
dc.titleDesign and Analysis of Low Power Ultra Windeband Low Noise Amplifieren_US
dc.typeThesisen_US
dc.creator.researcherSahu, Satyanarayan-
dc.date.registered2011-
dc.date.awarded2013-
dc.publisher.placeJodhpuren_US
dc.publisher.departmentCenter for Information Communication and Technologyen_US
dc.type.degreeMaster of Technology (M.Tech.)en_US
dc.format.accompanyingmaterialN. A.en_US
dc.description.noteill.; including bibliographyen_US
dc.identifier.accessionTM00032-
Appears in Collections:M. Tech. Theses

Files in This Item:
File Description SizeFormat 
TM00032.pdf547.71 kBAdobe PDFView/Open    Request a copy


Items in IIT Jodhpur Theses Repository are protected by copyright, with all rights reserved, unless otherwise indicated.